Follow
Pouya Houshmand
Pouya Houshmand
Verified email at kuleuven.be
Title
Cited by
Cited by
Year
ZigZag: Enlarging joint architecture-mapping design space exploration for DNN accelerators
L Mei, P Houshmand, V Jain, S Giraldo, M Verhelst
IEEE Transactions on Computers 70 (8), 1160-1174, 2021
111*2021
Diana: An end-to-end energy-efficient digital and analog hybrid neural network soc
K Ueyoshi, IA Papistas, P Houshmand, GM Sarda, V Jain, M Shi, Q Zheng, ...
2022 IEEE International Solid-State Circuits Conference (ISSCC) 65, 1-3, 2022
492022
Diana: An end-to-end hybrid digital and analog neural network soc for the edge
P Houshmand, GM Sarda, V Jain, K Ueyoshi, IA Papistas, M Shi, Q Zheng, ...
IEEE Journal of Solid-State Circuits 58 (1), 203-215, 2022
292022
Opportunities and limitations of emerging analog in-memory compute DNN architectures
P Houshmand, S Cosemans, L Mei, I Papistas, D Bhattacharjee, ...
2020 IEEE International Electron Devices Meeting (IEDM), 29.1. 1-29.1. 4, 2020
232020
Hardware-efficient residual neural network execution in line-buffer depth-first processing
M Shi, P Houshmand, L Mei, M Verhelst
IEEE Journal on Emerging and Selected Topics in Circuits and Systems 11 (4 …, 2021
72021
Towards heterogeneous multi-core accelerators exploiting fine-grained scheduling of layer-fused deep neural networks
A Symons, L Mei, S Colleman, P Houshmand, S Karl, M Verhelst
arXiv preprint arXiv:2212.10612, 2022
62022
Benchmarking and modeling of analog and digital SRAM in-memory computing architectures
P Houshmand, J Sun, M Verhelst
arXiv preprint arXiv:2305.18335, 2023
52023
Analog or Digital In-Memory Computing? Benchmarking Through Quantitative Modeling
J Sun, P Houshmand, M Verhelst
2023 IEEE/ACM International Conference on Computer Aided Design (ICCAD), 1-9, 2023
12023
Stream: A Modeling Framework for Fine-grained Layer Fusion on Multi-core DNN Accelerators
A Symons, L Mei, S Colleman, P Houshmand, S Karl, M Verhelst
2023 IEEE International Symposium on Performance Analysis of Systems and …, 2023
12023
A 16nm 128kB high-density fully digital In Memory Compute macro with reverse SRAM pre-charge achieving 0.36TOPs/mm2, 256kB/mm2 and 23. 8TOPs/W
W Jiang, P Houshmand, M Verhelst, W Dehaene
ESSCIRC 2023-IEEE 49th European Solid State Circuits Conference (ESSCIRC …, 2023
2023
Towards the next generation Heterogeneous Multi-core Multi-accelerator Architectures for Machine Learning
V Jain, G Sarda, P Houshmand, M Verhelst
Spring 2022 RISC-V Week, Location: Paris, France, 2022
2022
The system can't perform the operation now. Try again later.
Articles 1–11